The SN74HC165DE4 is a 8-bit parallel-load Shift Register that when clocked shift the data toward a serial (QH) output. The parallel-in access to each stage is provided by eight individual direct data (A-H) inputs that are enabled by a low level at the shift/load (SH/LD) input. This device also feature a clock-inhibit (CLK INH) function and a complementary serial (QH) output. clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed to the high level only while CLK is high. parallel loading is inhibited when SH/LD is held high. While SH/LD is low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH or serial (SER) inputs.
• Outputs can drive up to 10 LSTTL loads
• Complementary outputs
• Direct overriding load (data) inputs
• Gated clock inputs
• Parallel-to-serial data conversion
• 80µA Maximum low power consumption
• 13ns Typical tpd
• ±4mA Output drive at 5V
• 1µA Maximum low input current
• Green product and no Sb/Br
Полупроводники — МикросхемыЛогикаСдвигающие Регистры
Технические параметры
| Количество элементов | 1 Элемент |
| Минимальная Рабочая Температура | -40 C |
| Максимальная Рабочая Температура | 85 C |
| Максимальное Напряжение Питания | 6В |
| Минимальное Напряжение Питания | 2В |
| Количество Выводов | 16вывод(-ов) |
| Тип Выхода Микросхемы | Дифференциальный |
| Стиль Корпуса Микросхемы Логики | SOIC |
| Функция Сдвига Регистра | Параллельный в Последовательный |
| Базовый Номер / Семейство Логики | 74HC165 |
| Базовый Номер Микросхемы Логики | 74165 |
| Семейство Логической Микросхемы | 74HC |
| Количество Бит на Элемент | 8бит |
| Вес, г | 0.363 |

