The 74HC590D is a 8-bit Binary Counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary counter features master reset counter (MRC) and count enable (CE) inputs. The counter and storage register have separate positive edge triggered clock (CPC and CPR) inputs. If both clocks are connected together, the counter state is always one count ahead of the register. Internal circuitry prevents clocking from the clock enable. A ripple carry output (RCO) is provided for cascading. Cascading is accomplished by connecting RCO of the first stage to CE of the second stage. Cascading for larger count chains can be accomplished by connecting RCO of each stage to the counter clock (CPC) input of the following stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
• Counter and register have independent clock inputs
• Counter has master reset
• CMOS Input level
• Complies with JEDEC standard No. 7A
Полупроводники — МикросхемыЛогикаСчетчики
Технические параметры
| Минимальная Рабочая Температура | -40 C |
| Максимальная Рабочая Температура | 125 C |
| Максимальное Напряжение Питания | 6В |
| Минимальное Напряжение Питания | 2В |
| Количество Выводов | 16вывод(-ов) |
| Стиль Корпуса Микросхемы Логики | SOIC |
| Тип Счетчика | Двоичный Сквозного Переноса |
| Тактовая Частота | 61МГц |
| Максимальный Счет | 255 |
| Базовый Номер / Семейство Логики | 74HC590 |
| Базовый Номер Микросхемы Логики | 74590 |
| Семейство Логической Микросхемы | 74HC |
| Вес, г | 1.512 |


