The SN74LS373DW is an octal transparent D Latch with 3-state outputs. It is designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers and working registers. The eight latch of the LS373 ate transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up. Schmitt-trigger buffered inputs at the enable/clock lines of the S373 device simplify system design as AC and DC noise rejection is improved by typically 400mV due to the input hysteresis.
• Full parallel access for loading
• Buffered control inputs
• Clock-enable input has hysteresis to improve noise rejection
• PNP Inputs reduce DC loading on data lines
• Green product and no Sb/Br
Полупроводники — МикросхемыЛогикаТриггеры-защелки
Технические параметры
| Выходной Ток | 24мА |
| Минимальная Рабочая Температура | 0 C |
| Максимальная Рабочая Температура | 70 C |
| Максимальное Напряжение Питания | 5.25В |
| Минимальное Напряжение Питания | 4.75В |
| Количество Выводов | 20вывод(-ов) |
| Тип Выхода Микросхемы | С Тремя Состояниями |
| Количество Бит | 8бит |
| Задержка Распространения | 12нс |
| Стиль Корпуса Микросхемы Логики | SOIC |
| Тип Защелки | Прозрачная D Типа |
| Базовый Номер / Семейство Логики | 74LS373 |
| Базовый Номер Микросхемы Логики | 74373 |
| Семейство Логической Микросхемы | 74LS |
| Вес, г | 0.495 |


