The SN74LS165AN is a 8-bit parallel-load serial-out Shift Register that shifts the data in the direction of QA toward QH when clocked. parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design. clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking and holding either clock input low with SH/LD high enables the other clock input. clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD is high. Data at the parallel inputs are loaded directly into the register.
• Complementary outputs
• Direct overriding load (data) inputs
• Gated clock inputs
• Parallel-to-serial data conversion
Полупроводники — МикросхемыЛогикаСдвигающие Регистры
Технические параметры
| Количество элементов | 1 Элемент |
| Минимальная Рабочая Температура | 0 C |
| Максимальная Рабочая Температура | 70 C |
| Максимальное Напряжение Питания | 5.25В |
| Минимальное Напряжение Питания | 4.75В |
| Количество Выводов | 16вывод(-ов) |
| Тип Выхода Микросхемы | Дифференциальный |
| Стиль Корпуса Микросхемы Логики | dip |
| Базовый Номер / Семейство Логики | 74LS165 |
| Базовый Номер Микросхемы Логики | 74165 |
| Семейство Логической Микросхемы | 74LS |
| Количество Бит на Элемент | 8бит |
| Вес, г | 1.66 |



